# Yongan (Luke) Zhang

832-566-7124 | yzhang919@gatech.edu | Personal Site

## **Research Interest**

- AI-enabled Hardware Design Automation
- Software/Hardware Co-design for Efficient AI

### EDUCATION

| Georgia Tech     PhD. Commuter Science, Advisory, Prof. Vincular Lin                                                                                                                                                                                                                                                                                                                                                                                            | Atlanta, GA, USA                                                   |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|
| <ul> <li>Rice University<br/>MS, Electrical and Computer Engineering, Advisor: Prof. Yingyan Lin</li> </ul>                                                                                                                                                                                                                                                                                                                                                     | Houston, TX, USA<br>Jan. 2020 – May 2023                           |
| • Rice University<br>BS, Electrical and Computer Engineering                                                                                                                                                                                                                                                                                                                                                                                                    | Houston, TX, USA<br>Aug. 2015 – May 2019                           |
| Experiences                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                    |
| • Research Intern, Meta<br>Adaptive Once-for-all model compression                                                                                                                                                                                                                                                                                                                                                                                              | Mentor: Dr. Yuecheng Li<br>May 2024 - Present                      |
| <ul> <li>Designed a once-for-all AI model compression framework, enabling fine-tuning the momentum model for different accuracy and efficiency tradeoff without retraining</li> <li>Profiled the flexibly pruned models for improved hardware efficiency on existing VR I</li> <li>Explored potential domain specific acceleration opportunities for runtime adaptive m</li> </ul>                                                                              | odel once and flexibly pruning the<br>hardware<br>odel compression |
| • Research Intern, Meta<br>Reconfigurable hardware acceleration for VR mobile telepresence nineline                                                                                                                                                                                                                                                                                                                                                             | Mentor: Dr. Yuecheng Li                                            |
| <ul> <li>Designed the run-time reconfigurable architecture for improved hardware resource efficience</li> <li>Designed the fine-grained operation scheduling for model-to-hardware mapping</li> <li>Designed RTL-verified performance modeling for flexible DSE</li> <li>Constructed design automation flow to auto generate the arch design and scheduling</li> <li>Worked with a hybrid of Catapult HLS, Vivado, RTL, C++ and Python for the whole</li> </ul> | given Pytorch models<br>le flow                                    |
| • Ph.D. Intern, PNNL                                                                                                                                                                                                                                                                                                                                                                                                                                            | Mentor: Dr. Ang Li                                                 |
| Multi-FPGA acceleration for scalable Graph Neural Networks implementation<br>- Designed the multi-FPGA architecture for large GNN acceleration                                                                                                                                                                                                                                                                                                                  | Jan 2022 – May 2022                                                |

- Implemented from arch design to final board deployment (fixed model-to-hardware mapping)

- Worked with Xilinx HLS and Vivado for arch, and Pynq for deployment

#### PUBLICATIONS

- 1. Y. Zhang, Y. Fu, Z. Yu, K. Zhao, C. Wan, C. Li, Y. Lin, "INVITED: Data4AIGChip: An Automated Data Generation and Validation Flow for LLM-assisted Hardware Design", *The 58th Design Automation Conference (DAC)*, 2024.
- Y. Zhang, Z. Yu, Y. Fu, C. Wan, Y. Lin, "MG-Verilog: Multi-grained Dataset Towards Enhanced LLM-assisted Verilog Generation", Best Paper, 1st IEEE International Workshop on LLM-Aided Design (LAD), 2024.
- Y. Zhang, X. Zhang, P. Xu, Y. Zhao, C. Hao, D. Chen, Y. Lin, "AutoAI2C: An Automated Hardware Generator for DNN Acceleration On Both FPGA and ASIC", *IEEE Transactions on Computer-Aided Design of Integrated Circuits and* Systems (TCAD), 2024.
- Y. Fu<sup>\*</sup>, Y. Zhang<sup>\*</sup>, Z. Yu<sup>\*</sup>, S. Li, Z. Ye, C. Li, C. Wan, Y. Lin, "GPT4AIGChip: Towards Next-Generation AI Accelerator Design Automation via Large Language Models", ACM/IEEE International Conference On Computer Aided Design (ICCAD), 2023.
- Y. Zhao, Y. Zhang, Y. Fu, X. Ouyang, C. Wan, S. Wu, A. Banta, M. John, A. Post, M. Razavi, J. Cavallaro, B. Aazhang, Y. Lin, "e-G2C: A 0.14-to-8.31 uJ/Inference NN-based Processor with Continuous On-chip Adaptation for Anomaly Detection and ECG Conversion from EGM", *IEEE Symposium on VLSI Technology and Circuits (VLSI)*, 2022.

- 6. H. You, Y. Zhao, Z. Yu, C. Wang, Y. Fu, J. Yuan, S. Wu, S. Zhang, Y. Zhang, C. Li, V. Boominathan, A. Veeraraghavan, Z. Li, Y. Lin, "EyeCoD: Eye Tracking System Acceleration via FlatCam-Based Algorithm and Accelerator Co-Design", *IEEE/ACM International Symposium on Computer Architecture (ISCA)*, 2022.
- H. You, T. Geng, Y. Zhang, A. Li, Y. Lin, "GCoD: Graph Convolutional Network Acceleration via Dedicated Algorithm and Accelerator Co-Design", *IEEE International Symposium on High-Performance Computer Architecture* (HPCA), 2022.
- 8. Y. Zhang, H. You, Y. Fu, T. Geng, A. Li, Y. Lin, "G-CoS: GNN-Accelerator Co-Search Towards Both Better Accuracy and Efficiency", *IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, 2021.
- Y. Zhang, Y. Fu, W. Jiang, C. Li, H. You, M. Li, V. Chandra, Y. Lin, DIAN: "Differentiable Accelerator-Network Co-Search Towards Maximal DNN Efficiency", ACM/IEEE International Symposium on Low Power Electronics and Design (ISLPED), 2021.
- Y. Zhang, A. Benta, Y. Fu, M. John, A. Post, M. Razavi, J. Cavallaro, B. Aazhang, Y. Lin, "RT-RCG: Neural Network and Accelerator Search Towards Effective and Real-time ECG Reconstruction from Intracardiac Electrograms", *The* ACM Journal on Emerging Technologies in Computing Systems (JETC), 2021.
- 11. Y. Fu, Y. Zhang, H. You, Y. Lin, "Auto-NBA: Efficient and Effective Search Over The Joint Space of Networks, Bitwidths, and Accelerators", *The International Conference on Machine Learning (ICML)*, 2021.
- Y. Fu, Y. Zhang, C Li, Z Yu, Y Lin, "A3C-S: Automated Agent Accelerator Co-Search towards Efficient Deep Reinforcement Learning", The 58th Design Automation Conference (DAC), 2021.
- 13. Y. Fu, Z. Yu, Y Zhang, Y Jiang, C Li, Y Liang, M Jiang, Z Wang, Y Lin, "InstantNet: Automated Generation and Deployment of Instantaneously Switchable-Precision Networks", The 58th Design Automation Conference (DAC), 2021.
- T. Geng, C. Wu, Y. Zhang, C. Tang, C. Xie, H. You, M. Herbordt, Y. Lin, A. Li, "I-GCN: A Graph Convolutional Network Accelerator with Runtime Locality Enhancement through Islandization", *IEEE/ACM International Symposium* on Microarchitecture (MICRO), 2021.
- M. Li, Z. Yu, Y. Zhang, Y. Fu, Y. Lin, "O-HAS: Optical Hardware Accelerator Search for Boosting Both Acceleration Performance and Development Speed", *IEEE/ACM International Conference on Computer-Aided Design (ICCAD)*, 2021.
- 16. C. Li, Z. Yu, Y. Fu, Y. Zhang, Y. Zhao, H. You, Q. Yu, Y. Wang, Y. Lin, "HW-NAS-Bench: Hardware-Aware Neural Architecture Search Benchmark", *The International Conference on Learning Representations (ICLR)*, 2021.
- 17. H. You, X. Chen, Y. Zhang, C. Li, S. Li, Z. Liu, Z. Wang, Y. Lin, "ShiftAddNet: A Hardware-Inspired Deep Network", Conference on Neural Information Processing Systems (NeurIPS), 2020.
- 18. Y. Zhao, C. Li, Y. Wang, P. Xu, Y. Zhang, Y. Lin, "DNN-Chip Predictor: A Multi-grained Graph-based Performance Simulator for DNN Accelerators", International Conference on Acoustics, Speech, and Signal Processing (ICASSP), 2020.
- P. Xu, Y. Zhao, C. Hao, X. Zhang, Z. Guan, Y. Zhang, Y. Wang, D. Chen, Y. Lin, "AutoDNNchip: An Automated DNN Chip Predictor and Builder for Both FPGAs and ASICs", ACM/SIGDA International Symposium on Field-Programmable Gate Arrays (FPGA), 2020.

#### AWARDS

| • IEEE LAD Best Paper                       | 2024 |
|---------------------------------------------|------|
| • 2nd Place University Demonstration at DAC | 2023 |
| • Distinction in Research and Creative Work | 2019 |

#### Teaching

| • ELEC 327: Implementation of Digital Systems ( <i>Teaching Assistant</i> )      | 2018 Spring |
|----------------------------------------------------------------------------------|-------------|
| • ELEC 539: Introduction to Communication Networks ( <i>Teaching Assistant</i> ) | 2020 Fall   |
| • ELEC 515: Embedded Machine Learning ( <i>Teaching Assistant</i> )              | 2020 Fall   |
| • ELEC 515: Embedded Machine Learning ( <i>Teaching Assistant</i> )              | 2021 Fall   |
| • ELEC 526: High Performance Computer Architecture ( <i>Teaching Assistant</i> ) | 2022 Spring |